Print Page
Image is for illustrative purposes only. Please refer to product description.
ManufacturerMICRON
Manufacturer Part NoMT41K128M16JT-125 AAT:K
Newark Part No.80AH8012
Technical Datasheet
168 In Stock
Need more?
Same day shipping
Order before 9pm EST standard shipping
Quantity | Price |
---|---|
1+ | $6.110 |
10+ | $5.690 |
25+ | $5.430 |
50+ | $5.300 |
100+ | $5.100 |
250+ | $4.990 |
500+ | $4.980 |
Price for:Each
Minimum: 1
Multiple: 1
$6.11
Enter Your Part No/Line Note
Added to your Order Confirmation, Invoice, and Dispatch note for this order only.
This number will be added to the Order Confirmation, Invoice, Dispatch note, Web confirmation Email and Product Label.
Product Information
ManufacturerMICRON
Manufacturer Part NoMT41K128M16JT-125 AAT:K
Newark Part No.80AH8012
Technical Datasheet
DRAM TypeDDR3L
Memory Density2Gbit
DRAM Density2Gbit
DRAM Memory Configuration128M x 16bit
Memory Configuration128M x 16bit
Clock Frequency Max800MHz
Clock Frequency800MHz
IC Case / PackageFBGA
Memory Case StyleFBGA
No. of Pins96Pins
Supply Voltage Nom1.35V
IC MountingSurface Mount
Access Time1.25ns
Operating Temperature Min-40°C
Operating Temperature Max105°C
Product Range-
SVHCNo SVHC (17-Jan-2023)
Product Overview
MT41K128M16JT-125 AAT:K is an automotive DDR3 SDRAM. It uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single READ or WRITE operation for the DDR3 SDRAM consists of a single 8n-bit-wide, four-clock-cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one half-clock-cycle data transfers at the I/O pins.
- 128Meg x 16 configuration
- Operating supply voltage is 1.283V to 1.45V
- Packaging style is 96-ball 8mm x 14mm FBGA
- Timing (cycle time) is 1.25ns at CL = 11 (DDR3-1600)
- Automotive operating temperature range from -40°C to +105°C
- Data rate is 1600MT/s, differential bidirectional data strobe
- 8n-bit prefetch architecture, differential clock inputs (CK, CK#)
- Programmable CAS (READ) latency (CL), programmable posted CAS additive latency (AL)
- Self refresh temperature (SRT), automatic self refresh (ASR)
- Multipurpose register, output driver calibration, self refresh mode
Technical Specifications
DRAM Type
DDR3L
DRAM Density
2Gbit
Memory Configuration
128M x 16bit
Clock Frequency
800MHz
Memory Case Style
FBGA
Supply Voltage Nom
1.35V
Access Time
1.25ns
Operating Temperature Max
105°C
SVHC
No SVHC (17-Jan-2023)
Memory Density
2Gbit
DRAM Memory Configuration
128M x 16bit
Clock Frequency Max
800MHz
IC Case / Package
FBGA
No. of Pins
96Pins
IC Mounting
Surface Mount
Operating Temperature Min
-40°C
Product Range
-
Technical Docs (1)
Legislation and Environmental
US ECCN:EAR99
EU ECCN:Unknown
RoHS Compliant:Yes
RoHS
RoHS Phthalates Compliant:Yes
RoHS
SVHC:No SVHC (17-Jan-2023)
Download Product Compliance Certificate
Product Compliance Certificate