Print Page
Image is for illustrative purposes only. Please refer to product description.
ManufacturerMICRON
Manufacturer Part NoMT46H128M16LFDD-48 IT:C
Newark Part No.80AH8081
Technical Datasheet
1,782 In Stock
Need more?
Same day shipping
Order before 9pm EST standard shipping
Quantity | Price |
---|---|
1+ | $8.050 |
10+ | $8.050 |
25+ | $8.050 |
50+ | $8.050 |
100+ | $8.050 |
250+ | $8.050 |
500+ | $8.050 |
Price for:Each
Minimum: 1
Multiple: 1
$8.05
Enter Your Part No/Line Note
Added to your Order Confirmation, Invoice, and Dispatch note for this order only.
This number will be added to the Order Confirmation, Invoice, Dispatch note, Web confirmation Email and Product Label.
Product Information
ManufacturerMICRON
Manufacturer Part NoMT46H128M16LFDD-48 IT:C
Newark Part No.80AH8081
Technical Datasheet
DRAM TypeMobile LPDDR
DRAM Density2Gbit
Memory Density2Gbit
Memory Configuration128M x 16bit
DRAM Memory Configuration128M x 16bit
Clock Frequency208MHz
Clock Frequency Max208MHz
IC Case / PackageVFBGA
Memory Case StyleVFBGA
No. of Pins60Pins
Supply Voltage Nom1.8V
Access Time4.8ns
IC MountingSurface Mount
Operating Temperature Min-40°C
Operating Temperature Max85°C
Product Range-
SVHCNo SVHC (17-Jan-2023)
Product Overview
MT46H128M16LFDD-48 IT:C 2Gb mobile low-power DDR SDRAM is a high-speed CMOS, dynamic random-access memory containing 2,147,483,648 bits. It is internally configured as a quad-bank DRAM. Each of the x16’s 536,870,912-bit banks is organized as 16,384 rows by 2048 columns by 16 bits. Each of the x32’s 536,870,912-bit banks is organized as 16,384 rows by 1024 columns by 32 bits.
- VDD/VDDQ = 1.70 - 1.95V, bidirectional data strobe per byte of data (DQS)
- Internal, pipelined double data rate (DDR) architecture; two data accesses per clock cycle
- Differential clock inputs (CK and CK#), commands entered on each positive CK edge
- DQS edge-aligned with data for READs; centeraligned with data for WRITEs
- 4 internal banks for concurrent operation, data masks (DM) for masking write data; one mask per byte
- Concurrent auto precharge option is supported, auto refresh and self refresh modes
- 1.8V LVCMOS-compatible inputs, temperature-compensated self refresh (TCSR)²
- Partial-array self refresh, deep power-down, status read register (SRR), clock stop capability
- 64ms refresh; 32ms for the automotive temperature range, selectable output drive strength (DS)
- 60-ball VFBGA package, industrial operating temperature range from -40°C to +85°C
Technical Specifications
DRAM Type
Mobile LPDDR
Memory Density
2Gbit
DRAM Memory Configuration
128M x 16bit
Clock Frequency Max
208MHz
Memory Case Style
VFBGA
Supply Voltage Nom
1.8V
IC Mounting
Surface Mount
Operating Temperature Max
85°C
SVHC
No SVHC (17-Jan-2023)
DRAM Density
2Gbit
Memory Configuration
128M x 16bit
Clock Frequency
208MHz
IC Case / Package
VFBGA
No. of Pins
60Pins
Access Time
4.8ns
Operating Temperature Min
-40°C
Product Range
-
Technical Docs (2)
Legislation and Environmental
US ECCN:Unknown
EU ECCN:Unknown
RoHS Compliant:Yes
RoHS
RoHS Phthalates Compliant:Yes
RoHS
SVHC:No SVHC (17-Jan-2023)
Download Product Compliance Certificate
Product Compliance Certificate