Print Page
Image is for illustrative purposes only. Please refer to product description.
ManufacturerMICRON
Manufacturer Part NoMT48LC2M32B2B5-6A IT:J
Newark Part No.80AH8152
Technical Datasheet
382 In Stock
Need more?
Same day shipping
Order before 9pm EST standard shipping
Quantity | Price |
---|---|
1+ | $4.750 |
10+ | $4.750 |
25+ | $4.750 |
50+ | $4.750 |
100+ | $4.750 |
250+ | $4.750 |
500+ | $4.750 |
Price for:Each
Minimum: 1
Multiple: 1
$4.75
Enter Your Part No/Line Note
Added to your Order Confirmation, Invoice, and Dispatch note for this order only.
This number will be added to the Order Confirmation, Invoice, Dispatch note, Web confirmation Email and Product Label.
Product Information
ManufacturerMICRON
Manufacturer Part NoMT48LC2M32B2B5-6A IT:J
Newark Part No.80AH8152
Technical Datasheet
DRAM TypeSDR
DRAM Density64Mbit
Memory Density64Mbit
Memory Configuration2M x 32bit
DRAM Memory Configuration2M x 32bit
Clock Frequency167MHz
Clock Frequency Max167MHz
IC Case / PackageVFBGA
Memory Case StyleVFBGA
No. of Pins90Pins
Supply Voltage Nom3.3V
IC MountingSurface Mount
Access Time5.4ns
Operating Temperature Min-40°C
Operating Temperature Max85°C
Product Range-
SVHCNo SVHC (17-Jan-2023)
Product Overview
MT48LC2M32B2B5-6A IT:J is a SDR SDRAM. It uses a 64Mb SDRAM and a high-speed CMOS, dynamic random-access memory containing 67,108,864 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 67,108,864-bit banks are organized as 8192 rows by 2048 columns by 4 bits. Each of the 16,777,216-bit banks are organized as 2048 rows by 256 columns by 32bits. It supports CAS latency (CL) of 1, 2, and 3.
- Operating supply voltage range is 3V to 3.6V (VDD, VDDQ)
- 2Meg x 32 configuration (512K x 32 x 4 banks), PC100-compliant
- Packaging style is 90-ball VFBGA (8mm x 13mm)
- Clock frequency is 167MHz, auto refresh
- Industrial temperature range is –40˚C to +85˚C
- Fully synchronous to all signals registered on positive edge of system clock
- Internal pipelined operation; column address can be changed every clock cycle
- Internal banks for hiding row access/precharge
- Auto precharge, includes concurrent auto precharge and auto refresh modes
- LVTTL-compatible inputs and outputs
Technical Specifications
DRAM Type
SDR
Memory Density
64Mbit
DRAM Memory Configuration
2M x 32bit
Clock Frequency Max
167MHz
Memory Case Style
VFBGA
Supply Voltage Nom
3.3V
Access Time
5.4ns
Operating Temperature Max
85°C
SVHC
No SVHC (17-Jan-2023)
DRAM Density
64Mbit
Memory Configuration
2M x 32bit
Clock Frequency
167MHz
IC Case / Package
VFBGA
No. of Pins
90Pins
IC Mounting
Surface Mount
Operating Temperature Min
-40°C
Product Range
-
Technical Docs (1)
Legislation and Environmental
US ECCN:Unknown
EU ECCN:Unknown
RoHS Compliant:Yes
RoHS
RoHS Phthalates Compliant:Yes
RoHS
SVHC:No SVHC (17-Jan-2023)
Download Product Compliance Certificate
Product Compliance Certificate