¿Necesita más?
Cantidad | Precio en USD |
---|---|
1+ | $2.780 |
10+ | $2.780 |
25+ | $2.780 |
50+ | $2.580 |
Información del producto
Resumen del producto
MT41K256M8DA-125:K is a DDR3L SDRAM that uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM effectively consists of a single 8n-bit-wide, four-clock cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. It operates from a differential clock (CK and CK#). The crossing of CK going HIGH and CK# going LOW is referred to as the positive edge of CK. Control, command, and address signals are registered at every positive edge of CK. Input data is registered on the first rising edge of DQS after the WRITE preamble, and output data is referenced on the first rising edge of DQS after the READ preamble.
- 256 Meg x 8 configuration, tCK = 1.25ns, CL = 11 speed grade
- VDD = VDDQ = 1.35V (1.283 to 1.45V)
- Backward-compatible to VDD = VDDQ = 1.5V ±0.075V
- Differential bidirectional data strobe, 8n-bit prefetch architecture
- Differential clock inputs (CK, CK#), 8 internal banks
- Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals
- Programmable CAS (READ) latency (CL), programmable posted CAS additive latency (AL)
- Programmable CAS (WRITE) latency (CWL)
- 78-ball FBGA package
- Commercial temperature range from 0 to 95°C
Especificaciones técnicas
DDR3L
2Gbit
256M x 8bit
800MHz
FBGA
1.35
Surface Mount
95
MSL 3 - 168 hours
2
256M x 8bit
800
FBGA
78Pines
1.25ns
0
-
No SVHC (17-Jan-2023)
Documentos técnicos (2)
Legislación y medioambiente
RoHS
RoHS
Certificado de conformidad del producto