Cantidad | Precio en USD |
---|---|
1+ | $25.300 |
5+ | $21.740 |
10+ | $18.180 |
25+ | $15.770 |
50+ | $15.350 |
100+ | $15.290 |
Información del producto
Resumen del producto
AD9525 is a low jitter clock generator with eight LVPECL outputs. It is designed to support converter clock requirements for long-term evolution (LTE) and multicarrier GSM base station designs. It provides a low power, multioutput, clock distribution function with low jitter performance, along with an on-chip PLL that can be used with an external VCO or VCXO. The VCO input and eight LVPECL outputs can operate upto a frequency of 3.6GHz. All outputs share a common divider that can provide a division of 1 to 6. It offers a dedicated output that can be used to provide a programmable signal for resetting or synchronizing a data converter. The output signal is activated by a SPI write. It is used in applications such as LTE and multicarrier GSM base stations, clocking high speed ADCs, DACs, ATE and high performance instrumentation, 40/100Gb/sec OTN line side clocking, cable/DOCSIS CMTS clocking, test and measurement.
- Integrated ultralow noise synthesizer
- 8 differential 3.6GHz LVPECL outputs and 1 LVPECL SYNC output or 2 CMOS SYNC outputs
- 2 differential reference inputs and 1 single-ended reference input
- Input sensitivity is 200mV p-p typical at (frequency at 122.88MHz)
- Input frequency range from 0MHz to 500MHz
- Rise time/fall time (20% to 80%) is 105ps typical
- Operating temperature range from -40°C to +85°C
- Package style is 48-lead lead frame chip scale (LFCSP-WQ)
Notas
ADI products are only authorized (and sold) for use by the customer and are not to be resold or otherwise passed on to any third party
Especificaciones técnicas
Clock Generator
8Salidas
3.465
48Pines
85
-
No SVHC (21-Jan-2025)
3.6
3.135
LFCSP
-40
-
MSL 3 - 168 hours
Documentos técnicos (3)
Legislación y medioambiente
RoHS
RoHS
Certificado de conformidad del producto