Cantidad | Precio en USD |
---|---|
1+ | $17.440 |
5+ | $16.840 |
10+ | $16.240 |
25+ | $15.640 |
50+ | $15.110 |
180+ | $14.580 |
Información del producto
Resumen del producto
The MachXO series Complex Programmable Logic Device (CPLD) with low capacity FPGAs, features glue logic, bus bridging, bus interfacing, power-up control and control logic. These devices bring together the best features of CPLD and FPGA devices on a single chip. The devices use look-up tables (LUTs) and embedded block memories traditionally associated with FPGAs for flexible and efficient logic implementation. Through non-volatile technology, the devices provide the single-chip, high-security, instant-ON capabilities traditionally associated with CPLDs. Finally, advanced process technology and careful design will provide the high pin-to-pin performance also associated with CPLDs. The ispLEVER® design tools from Lattice allow complex designs to be efficiently implemented using the MachXO family of devices. Popular logic synthesis tools provide synthesis library support for MachXO.
- Non-volatile, infinitely reconfigurable
- Sleep mode
- TransFR™ reconfiguration (TFR)
- High I/O to logic density
- Embedded and distributed memory
- Flexible I/O buffer
- sysCLOCK™ PLLs
- System level support
Especificaciones técnicas
FPGA basado en SRAM
TQFP
3
420MHz
-
Surface Mount
4.9ns
85
-
No SVHC (21-Jan-2025)
74E/S's
640
100Pines
74E/S's
1.71V
3.465V
0
1.5ns
MachXO2
MSL 3 - 168 hours
TQFP
640Macrocells
Documentos técnicos (2)
Productos relacionados
1 producto (s) encontrado (s)
Legislación y medioambiente
RoHS
RoHS
Certificado de conformidad del producto