¿Necesita más?
Cantidad | Precio en USD |
---|---|
1+ | $6.220 |
10+ | $6.220 |
25+ | $6.220 |
50+ | $5.770 |
100+ | $5.770 |
250+ | $5.390 |
500+ | $5.390 |
Información del producto
Resumen del producto
MT41K256M16TW-107 AIT:P is a DDR3L SDRAM. This DDR3 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM effectively consists of a single 8n-bit-wide, four-clock-cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. The device uses a READ and WRITE BL8 and BC4. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access.
- Differential clock inputs (CK, CK#), 8 internal banks
- Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals
- Programmable CAS (READ) latency (CL), programmable posted CAS additive latency (AL)
- Programmable CAS (WRITE) latency (CWL)
- Self-refresh temperature (SRT), automatic self refresh (ASR)
- Write levelling, multipurpose register, output driver calibration
- 256 Meg x 16 configuration
- 1866MT/s data rate, 13.91ns CL, AEC-Q100 qualified, PPAP submission
- 96-ball FBGA package
- Industrial temperature range from -40°C ≤ TC ≤+95°C
Especificaciones técnicas
DDR3L
4Gbit
256M x 16bit
933MHz
TFBGA
1.35
1.07ns
95
No SVHC (17-Jan-2023)
4
256M x 16bit
933
TFBGA
96Pines
Surface Mount
-40
-
Documentos técnicos (2)
Legislación y medioambiente
RoHS
RoHS
Certificado de conformidad del producto