¿Necesita más?
Cantidad | Precio en USD |
---|---|
1+ | $0.103 |
10+ | $0.103 |
25+ | $0.103 |
50+ | $0.103 |
100+ | $0.103 |
250+ | $0.103 |
500+ | $0.103 |
1000+ | $0.103 |
Información del producto
Resumen del producto
74HCT109D,653 is a dual positive edge triggered J active-low K flip-flop featuring individual J and K inputs, clock (CP) inputs, set and reset inputs and complementary Q and active-low Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and active-low K inputs control the state changes of the flip-flops as described in the mode select function table. The J and active-low K inputs must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation. The J active-low K design allows operation as a D-type flip-flop by connecting the J and active-low K inputs together. This device features reduced input threshold levels to allow interfacing to TTL logic levels. Inputs also include clamp diodes, this enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
- Toggle flip-flop or "do nothing" mode
- Wide supply voltage range from 4.5V to 5.5V
- CMOS low power dissipation, high noise immunity
- TTL input level, latch-up performance exceeds 100mA per JESD 78 Class II Level B
- It complies with JEDEC standard JESD7A (2.0V to 6.0V)
- ESD protection (HBM JESD22-A114F exceeds 2000V, MM JESD22-A115-A exceeds 200V)
- Input leakage current is ±0.1μA maximum at (VI=VCC or GND;VCC = 5.5V, 25°C)
- Supply current is 4μA maximum at (VI=VCC or GND;IO = 0A;VCC = 5.5V, 25°C)
- Propagation delay is 20ns typical at (VCC = 4.5V)
- Operating temperature range from -40°C to +125°C, SO16 package
Especificaciones técnicas
74HCT109
20
-
SOIC
Positive Edge
4.5
74HCT
-40
-
-
No SVHC (25-Jun-2025)
JK
61
SOIC
16Pines
Complementary
5.5
74109
125
-
MSL 1 - Unlimited
Documentos técnicos (2)
Legislación y medioambiente
RoHS
RoHS
Certificado de conformidad del producto