¿Necesita más?
Cantidad | Precio en USD |
---|---|
1+ | $0.110 |
10+ | $0.110 |
25+ | $0.110 |
50+ | $0.110 |
100+ | $0.110 |
250+ | $0.110 |
500+ | $0.110 |
1000+ | $0.110 |
Información del producto
Resumen del producto
74LVC2G02DP,125 is a dual 2-input NOR gate. Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as translator in mixed 3.3V and 5V environments. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down. It features ESD protection (HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000V, CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000V). It complies with JEDEC standard (JESD8-7 (1.65V to 1.95V), JESD8-5 (2.3V to 2. V), JESD8-B/JESD36 (2.7V to 3.6V).
- Wide supply voltage range from 1.65V to 5.5V
- 5V tolerant outputs for interfacing with 5V logic, overvoltage tolerant inputs to 5.5V
- High noise immunity, CMOS low power consumption
- IOFF circuitry provides partial power-down mode operation
- Latch-up performance exceeds 250mA, direct interface with TTL levels
- Direct interface with TTL levels, input leakage current is ±0.1μA typ at (Tamb = -40°C to +85°C)
- Supply current is 0.1μA typ at (VI = 5.5VorGND;VCC = 1.65V to 5.5V;IO = 0A, Tamb = -40°C to +85°C)
- Input capacitance is 2.5pF typ at (Tamb = -40°C to +85°C)
- Propagation delay is 3.8ns typ at (VCC = 1.65V to 1.95V, -40°C to +85°C)
- Operating temperature range from -40°C to +125°C, TSSOP8 package
Especificaciones técnicas
NOR Gate
2
TSSOP
74LVC2G02
1.65
Without Schmitt Trigger Input
-40
-
No SVHC (21-Jan-2025)
Dual
8Pines
TSSOP
74LVC
5.5
-
125
MSL 1 - Unlimited
Documentos técnicos (1)
Legislación y medioambiente
RoHS
RoHS
Certificado de conformidad del producto